集成电路的失效分析

半导体工业中,电子元器件的尺寸在连续不断地缩小,目前用于集成电路的最先进的商业技术水平是 14 nm 和 22 nm。10 nm 和 7 nm 的技术节点不久将要问世,但目前仍处于发展阶段。  
这种集成电路是多层结构,它的关键元件是由多栅极晶体管组成的。同时,它们两边的源漏通道(这里称为“鳍”)被 3D 栅极包围着。
  • 这种集成电路的失效分析流程一般包括去层和电纳米探针测试。在发现缺陷区域之后,可以将包含着感兴趣失效点的区域制备成一个小薄片,用于TEM 观测
  • 目前,主要通过机械抛光进行去层。然而,由于机械抛光会导致微米或纳米级别的机械变形,样品和抛光悬浮液也会发生化学相互作用,所以对于未来的器件而言,不能使用机械抛光。
  • TEM薄片样品制备是由双束电镜来完成的,这些薄片必须是厚度与技术节点成正比的无瑕疵薄片。

 

集成电路的失效分析通常包括:

  • 上一代技术节点的去层和电性纳米探针测试
  • 集成电路中 TEM 薄片样品的制备
  • 用于三维结构分析(3D BSE重构)的双束电镜断层扫描 
  • 电路故障隔离(EBIC, EBAC)
  • 低电压扫描电镜的观测

 
集成电路的失效分析
14 nm 技术的英特尔处理器。这是一张由氙离子源 FIB 刻蚀去层后的晶体管连接层的俯视图,使用 In-Beam 探测器在 500 V 的加速电压下获得的图像

相关应用案例

TEM specimen prepared from a 66 nm SDRAM sample using the TESCAN S9000X Xe plasma FIB-SEM
Dynamic random-access memory (DRAM) is one of the basic units used in most of the electronic devices including laptops, smartphones, personal computers etc. The crucial elements of such devices are capacitors and transistors. The FET transistor creates an access (based on gate contact signal) to the capacitor unit which is charged and hence the bit information is stored. The charge on the capacitor drains slowly, therefore, the information needs to be refreshed periodically, reason of which, this memory is called dynamic.
pdf – 2 MB
SEM inspection of ICs at low beam energies
Scanning Electron Microscopy (SEM) inspection is part of routine processes of root-cause failure analysis in semiconductor foundries. There is a wide range of SEM applications for fault isolation tasks that include end-point detection during delayering processes of integrated circuits (ICs) in which electrical nanoprobing is an additional task also enabled by SEM. SEM can also be used to localise and mark bits on the delayered chips for the preparation of electron-transparent TEM specimens. 
pdf – 1 MB
Ultra-Thin TEM Lamella Preparation with Backside Polishing
We have developed a new method for TEM lamella lift-out using a nanomanipulator with a rotational tip and special holder geometry. This method allows lamella attachment and polishing from the back. After attachment, the lamella is ready for final polishing and in-situ HADF R-STEM imaging without breaking vacuum.
pdf – 1.9 MB

相关应用案例

Artefact-free top-down TEM sample preparation of a 14 nm FinFET device
Artefact-free lamella preparation by FIB is crucial for successful TEM analysis. One of the difficulties one faces during the preparation of such specimens is the appearing of curtaining; surface artefacts that arise when polishing a sample which consists of different materials, each with different milling rates.
pdf – 1.2 MB
Routine Ga FIB TEM sample preparation of a 14nm FinFET device
Failure analysis of microelectronic devices requires routine TEM sample preparation. The lamellae must be site-specific with thicknesses compatible with the technology node. Here we demonstrate lamella preparation from the SRAM array of a commercial processor based on 14 nm technology node. The transistors in such chip are 3D devices known as FinFETs.
pdf – 1 MB
Large-area Cross-sectioning for Failure Analysis of Advanced Packaging Technologies
Advanced packaging technologies have been developed as a solution to pursue higher functionality, higher density and lower power consumption. Failure analysis of integrated circuit packaging usually requires preparing large area cross-sections. The new TESCAN S8000G FIB-SEM is equipped with the novel Orage™ Ga FIB column capable of a maximum ion beam current of 100 nA which makes it possible to prepare large-area cross-sectioning of solder balls in an automatic and precise way. This increases throughput in the workflow of failure analysis in packaging technologies.
pdf – 1.5 MB

相关应用案例

Visualization of doped active regions in semiconductor devices
The possibility of consistent and efficient inspection throughout the entire manufacturing process of semiconductor devices is one of the key attributes for high yields and profitability. Feedback on control of each manufacturing step is absolutely necessary, especially during the mass production of wafers (tens of millions of devices per week). Checking layer thicknesses, step coverage, geometry of critical details, depth of trenches, etc. is carried out in order to find defects, their origin and implement appropriate corrective measures.
pdf – 1.1 MB
High resolution large format imaging for die inspection
Visual inspection is an integral part of the production line in all semiconductor foundries. Most of the inspection techniques currently in use are optical-based which will face a resolution limit due to the continual reduction in the size of dies. TESCAN’s Image Snapper is a perfect substitution allowing nondestructive imaging based on the stitching of high magnification images resulting in one high resolution panorama image.
pdf – 1004 kB
FIB Tomography of an Integrated Circuit
FIB tomography has become an important tool for studying materials at the micro and nano scale. Unlike a single cross-section, FIB tomography gives better understanding of the volume distribution, 3D structure and the relationship between three dimensional objects. TESCAN FIB-SEMs can be equipped with 3D Tomography - an optional software module for automated data acquisition and reconstruction.
pdf – 1.4 MB